VLSI Exercises

From Antalya
Revision as of 05:54, 9 August 2024 by Kgf (talk | contribs)
Jump to: navigation, search

We have prepared a series of exercises for our VLSI course at ETH Zurich.

Open source vs proprietary tools

Our goal is to deliver this course using entirely open-source tools. However there are still some practical challenges and some parts of the flow are not yet (in our experience) ready for deployment in teaching. As open source alternatives mature, we will be replacing these gradually.

Setup

We use the excellent VM for IIC-OSIC-TOOLS provided by Institute for Integrated Circuits (IIC), Johannes Kepler University (JKU).

Schedule

Exercise Name Files Tools
1 Simulation flow ex1.tar.gz Verilator, Siemens/Mentor Questasim
2 RTL, understanding/extending Croc ex1.tar.gz
3 Synthesis ex1.tar.gz Yosys
4 Block diagrams ex1.tar.gz
5 Overview of the flow ex1.tar.gz OpenROAD
6 Floorplanning ex1.tar.gz OpenROAD
7 Placement / Timing ex1.tar.gz OpenROAD
8 Understanding clock tree ex1.tar.gz OpenROAD
9 Routing / Finishing ex1.tar.gz OpenROAD
10 Power analysis ex1.tar.gz OpenROAD
11 DRC / LVS ex1.tar.gz Klayout, Siemens/Mentor Calibre
12 Tetramax / ATPG ex1.tar.gz Synopsys TestMAX
13 Preparing plots, Presenting results




The VLSI pages are part of the open source VLSI design course offered by the Integrated Systems Laboratory of ETH Zürich, by Luca Benini and Frank K. Gürkaynak. See full list of contributors.